

Product data

2003 Feb 26





### PCA9532



#### FEATURES

- 16 LED drivers (on, off, flashing at a programmable rate)
- 2 selectable, fully programmable blink rates (frequency and duty cycle) between 0.625 and 160 Hz (6.4 seconds and 6.25 milliseconds)
- 256 brightness steps
- Input/outputs not used as LED drivers can be used as regular GPIOs
- Internal oscillator requires no external components
- I<sup>2</sup>C interface logic compatible with SMBus
- Internal power-on reset
- Noise filter on SCL/SDA inputs
- Active low reset input
- 16 open drain outputs directly drive LEDs to 25 mA
- Controlled edge rates to minimize ground bounce
- No glitch on power-up
- Supports hot insertion
- Low stand-by current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 0 to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Package offer: SO24, TSSOP24, HVQFN24

### ORDERING INFORMATION

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER |
|----------------------|-------------------|------------|--------------|----------------|
| 24-pin plastic SO    | -40 to +85 °C     | PCA9532D   | PCA9532D     | SOT137-1       |
| 24-pin plastic TSSOP | -40 to +85 °C     | PCA9532PW  | PCA9532      | SOT355-1       |
| 24-pin plastic HVQFN | -40 to +85 °C     | PCA9532BS  | 9532         | SOT616-1       |

Standard packing quantities and other packaging data is available at www.philipslogic.com/packaging.

I<sup>2</sup>C is a trademark of Philips Semiconductors Corporation.

### DESCRIPTION

The PCA9532 is a 16-bit I<sup>2</sup>C & SMBus I/O expander optimized for dimming LEDs in 256 discrete steps for Red/Green/Blue (RGB) color mixing and back light applications.

The PCA9532 contains an internal oscillator with two user programmable blink rates and duty cycles coupled to the output PWM. The LED brightness is controlled by setting the blink rate high enough (> 100 Hz) that the blinking can not be seen and then using the duty cycle to vary the amount of time the LED is on and thus the average current through the LED.

The initial setup sequence programs the two blink rates/duty cycles for each individual PWM. From then on, only one command from the bus master is required to turn individual LEDs ON, OFF, BLINK RATE 1 or BLINK RATE 2. Based on the programmed frequency and duty cycle, BLINK RATE 1 and BLINK RATE 2 will cause the LEDs to appear at a different brightness or blink at periods up to 1.6 seconds. The open drain outputs directly drive the LEDs with maximum output sink current of 25 mA per bit and 200 mA per package (100 mA per octal).

To blink LEDs at periods greater than 1.6 seconds the bus master (MCU, MPU, DSP, chipset, etc.) must send repeated commands to turn the LED on and off as is currently done when using normal I/O Expanders like the Philips PCF8575 or PCA9555. Any bits not used for controlling the LEDs can be used for General Purpose Parallel Input/Output (GPIO) expansion which provides a simple solution when additional I/O is needed for ACPI power switches, sensors, pushbuttons, alarm monitoring, fans, etc.

The active low hardware reset pin (RESET) and Power On Reset (POR) initializes the registers to their default state, all zeroes, causing the bits to be set high (LED off).

Three hardware address pins on the PCA9532 allow eight devices to operate on the same bus.

### PCA9532

#### **PIN CONFIGURATION — SO, TSSOP**



Figure 1. Pin configuration — SO, TSSOP

### **PIN DESCRIPTION**

| SO, TSSOP<br>PIN<br>NUMBER        | HVQFN<br>PIN<br>NUMBER            | SYMBOL          | FUNCTION               |
|-----------------------------------|-----------------------------------|-----------------|------------------------|
| 1                                 | 22                                | A0              | Address input 0        |
| 2                                 | 23                                | A1              | Address input 1        |
| 3                                 | 24                                | A2              | Address input 2        |
| 4, 5, 6, 7, 8, 9,<br>10, 11       | 1, 2, 3, 4, 5, 6,<br>7, 8         | LED0-7          | LED driver 0-7         |
| 12                                | 9                                 | V <sub>SS</sub> | Supply ground          |
| 13, 14, 15, 16,<br>17, 18, 19, 20 | 10, 11, 12, 13,<br>14, 15, 16, 17 | LED8-15         | LED driver 8-15        |
| 21                                | 18                                | RESET           | Active low reset input |
| 22                                | 19                                | SCL             | Serial clock line      |
| 23                                | 20                                | SDA             | Serial data line       |
| 24                                | 21                                | V <sub>DD</sub> | Supply voltage         |

#### **PIN CONFIGURATION — HVQFN**



Figure 2. Pin configuration — HVQFN

PCA9532

### **BLOCK DIAGRAM**



Figure 3. Block diagram

Product data

### PCA9532

#### **DEVICE ADDRESSING**

Following a START condition the bus master must output the address of the slave it is accessing. The address of the PCA9532 is shown in Figure 4. To conserve power, no internal pullup resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.



Figure 4. Slave address

The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected while a logic 0 selects a write operation.

### **CONTROL REGISTER**

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9532 which will be stored in the Control Register. This register can be read and written via the I<sup>2</sup>C bus.



Figure 5. Control register

#### CONTROL REGISTER DEFINITION

| B3 | B2 | B1 | В0 | REGISTER<br>NAME | TYPE           | REGISTER<br>FUNCTION     |
|----|----|----|----|------------------|----------------|--------------------------|
| 0  | 0  | 0  | 0  | INPUT0           | READ           | INPUT<br>REGISTER 0      |
| 0  | 0  | 0  | 1  | INPUT1           | READ           | INPUT<br>REGISTER 1      |
| 0  | 0  | 1  | 0  | PSC0             | READ/<br>WRITE | FREQUENCY<br>PRESCALER 0 |
| 0  | 0  | 1  | 1  | PWM0             | READ/<br>WRITE | PWM<br>REGISTER 0        |
| 0  | 1  | 0  | 0  | PSC1             | READ/<br>WRITE | FREQUENCY<br>PRESCALER 1 |
| 0  | 1  | 0  | 1  | PWM1             | READ/<br>WRITE | PWM<br>REGISTER 1        |
| 0  | 1  | 1  | 0  | LS0              | READ/<br>WRITE | LED 0-3<br>SELECTOR      |
| 0  | 1  | 1  | 1  | LS1              | READ/<br>WRITE | LED 4-7<br>SELECTOR      |
| 1  | 0  | 0  | 0  | LS2              | READ/<br>WRITE | LED 8-11<br>SELECTOR     |
| 1  | 0  | 0  | 1  | LS3              | READ/<br>WRITE | LED 12-15<br>SELECTOR    |

#### **REGISTER DESCRIPTION**

The lowest 3 bits are used as a pointer to determine which register will be accessed.

If the auto-increment flag (AI) is set, the four low order bits of the Control Register are automatically incremented after a read or write. This allows the user to program the registers sequentially. The contents of these bits will rollover to '0000' after the last register is accessed.

When auto-increment flag is set (AI = 1) and a read sequence is initiated, the sequence must start by reading a register different from  $0 (B3 B2 B1 B0 \neq 0 0 0 0)$ 

Only the 4 least significant bits are affected by the AI flag.

Unused bits must be programmed with zeroes.

#### **INPUT0 — INPUT REGISTER 1**

| bit     | 17 | 16 | 15 | 14 | 13 | 12 | l1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The INPUT register 1 reflects the state of the device pins (inputs 0 to 7). Writes to this register will be acknowledged but will have no effect.

#### **INPUT1 — INPUT REGISTER 2**

| bit     | l15 | l14 | l13 | l12 | l11 | l10 | 19 | 18 |
|---------|-----|-----|-----|-----|-----|-----|----|----|
| Default | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |

The INPUT register 1 reflects the state of the device pins (inputs 8 to 15). Writes to this register will be acknowledged but will have no effect.

#### PSC0 — FREQUENCY PRESCALER 0

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

PSC0 is used to program the period of the PWM output.

The period of BLINK0 = 
$$\frac{(PSC0 + 1)}{152}$$

#### PWM0 - PWM REGISTER 0

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

The PWM0 register determines the duty cycle of BLINK0. The outputs are LOW (LED on) when the count is less than the value in PWM0 and HIGH (LED off) when it is greater. If PWM0 is programmed with 00h, then the PWM0 output is always HIGH (LED off).

The duty cycle of BLINK0 is: PWM0

#### PSC1 — FREQUENCY PRESCALER 1

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

PSC1 is used to program the period of PWM output.

The period of BLINK1 = 
$$\frac{(PSC1 + 1)}{152}$$

PWM1 — PWM REGISTER 1

| bit     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| default | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

The PWM1 register determines the duty cycle of BLINK1. The outputs are LOW (LED on) when the count is less than the value in PWM1 and HIGH (LED off) when it is greater. If PWM1 is programmed with 00h, then the PWM1 output is always HIGH (LED off).

The duty cycle of BLINK1 is:

### PCA9532

#### LS0 — LED 0-3 SELECTOR

|         | LEI | D 3 | LEI | D 2 | LEI | D 1 | LEI | D 0 |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| default | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

|         | LE | D 7 | LED 6 |   | LE | D 5 | LED 4 |   |
|---------|----|-----|-------|---|----|-----|-------|---|
| bit     | 7  | 6   | 5     | 4 | 3  | 2   | 1     | 0 |
| default | 0  | 0   | 0     | 0 | 0  | 0   | 0     | 0 |

#### LS2 — LED 8-11 SELECTOR

|         | LED | LED 11 |   | LED 10 |   | LED 9 |   | LED 8 |  |
|---------|-----|--------|---|--------|---|-------|---|-------|--|
| bit     | 7   | 6      | 5 | 4      | 3 | 2     | 1 | 0     |  |
| default | 0   | 0      | 0 | 0      | 0 | 0     | 0 | 0     |  |

LS3 — LED 12-15 SELECTOR

|         | LED | ) 15 | LED | ) 14 | LED | ) 13 | LED | ) 12 |
|---------|-----|------|-----|------|-----|------|-----|------|
| bit     | 7   | 6    | 5   | 4    | 3   | 2    | 1   | 0    |
| default | 0   | 0    | 0   | 0    | 0   | 0    | 0   | 0    |

The LSx LED select registers determine the source of the LED data.

00 = Output is set low Hi-Z (LED off - default)

01 = Output is set low (LED on)

10 = Output blinks at PWM0 rate

11 = Output blinks at PWM1 rate

### PCA9532

### **POWER-ON RESET**

When power is applied to V<sub>DD</sub>, an internal Power On Reset holds the PCA9532 in a reset state until V<sub>DD</sub> has reached V<sub>POR</sub>. At this point, the reset condition is released and the PCA9532 registers are initialized to their default states, all the outputs in the off state.

### EXTERNAL RESET

A reset can be accomplished by holding the RESET pin low for a minimum of  $t_W$ . The PCA9532 registers and I<sup>2</sup>C state machine will be held in their default state until the RESET input is once again high.

This input requires a pull-up resistor to V<sub>DD</sub>.

### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### **Bit transfer**

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 6).



Figure 6. Bit transfer

### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 7).

#### System configuration

A device generating a message is a transmitter: a device receiving is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves (see Figure 8).



Figure 7. Definition of start and stop conditions

### PCA9532



### Acknowledge

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 9. Acknowledgement on the I<sup>2</sup>C-bus

#### Bus transactions







#### Figure 11. READ from register



### NOTE:

1. This figure assumes the command byte has previously been programmed with 00h.

Figure 12. READ input port register

### PCA9532

### **APPLICATION DATA**



Figure 13. Typical application

### Minimizing IDD when the I/O is used to control LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{DD}$  through a resistor as shown in Figure 13. Since the LED acts as a diode, when the LED is off the I/O  $V_{IN}$  is about 1.2 V less than  $V_{DD}$ . The supply current ,  $I_{DD}$ , increases as  $V_{IN}$  becomes lower than  $V_{DD}$  and is specified as  $\Delta I_{DD}$  in the DC characteristics table.

Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to  $V_{DD}$  when the LED is off. Figure 14 shows a high value resistor in parallel with the LED. Figure 15 shows  $V_{DD}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{DD}$  and prevents additional supply current consumption when the LED is off.



Figure 14. High value resistor in parallel with the LED



Figure 15. Device supplied by a lower voltage

### PCA9532

#### **Programming example**

The following example will show how to set LED0 to LED3 on. It will then set LED4 and LED5 to blink at 1 Hz at a 50% duty cycle. LED6 and LED7 will be set to be dimmed at 25% of their brightness (duty cycle = 25%). LED8 to LED15 will be set to off.

### Table 1.

|                                                                                                                | I <sup>2</sup> C-bus |
|----------------------------------------------------------------------------------------------------------------|----------------------|
| Start                                                                                                          | S                    |
| PCA9532 address with A0-A2 = low                                                                               | C0h                  |
| PSC0 subaddress + auto-increment                                                                               | 12h                  |
| Set prescaler PSC0 to achieve a period of 1 second:<br>Blink period = $1 = \frac{PSC0 + 1}{152}$<br>PSC0 = 151 | 97h                  |
| Set PWM0 duty cycle to 50%:<br>$\frac{PWM0}{256} = 0.5$ $PWM0 = 128$                                           | 80h                  |
| Set prescaler PCS1 to dim at maximum frequency<br>Blink period = maximum ·<br>PSC1 = 0                         | 00h                  |
| Set PWM1 output duty cycle to 25%:<br>$\frac{PWM1}{256} = 0.25$ $PWM1 = 64$                                    | 40h                  |
| Set LED0 to LED3 on                                                                                            | 55h                  |
| Set LED4 and 5 to PWM0, and LED6 or 7 to PWM1                                                                  | FAh                  |
| Set LED8 to LED11 off                                                                                          | 00h                  |
| Set LED12 to LED15 off                                                                                         | 00h                  |
| Stop                                                                                                           | Р                    |

PCA9532

### **ABSOLUTE MAXIMUM RATINGS**

In accordance with the Absolute Maximum Rating System (IEC 134)

| SYMBOL           | PARAMETER                     | CONDITIONS | MIN                   | MAX  | UNIT |
|------------------|-------------------------------|------------|-----------------------|------|------|
| V <sub>DD</sub>  | Supply voltage                |            | -0.5                  | 6.0  | V    |
| V <sub>I/O</sub> | DC voltage on an I/O          |            | V <sub>SS</sub> - 0.5 | 5.5  | V    |
| I <sub>I/O</sub> | DC output current on an I/O   |            | —                     | ±25  | mA   |
| I <sub>SS</sub>  | Supply current                |            | —                     | 200  | mA   |
| P <sub>tot</sub> | Total power dissipation       |            | —                     | 400  | mW   |
| T <sub>stg</sub> | Storage temperature range     |            | -65                   | +150 | °C   |
| T <sub>amb</sub> | Operating ambient temperature |            | -40                   | +85  | °C   |

#### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take precautions appropriate to handling MOS devices. Advice can be found in Data Handbook IC24 under "Handling MOS devices".

### **DC CHARACTERISTICS**

 $V_{DD}$  = 2.3 to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified. TYP at 3.3 V and 25 °C.

| SYMBOL           | PARAMETER                  | CONDITIONS                                                                                                                     |                     | TYP | MAX                 | UNIT |  |
|------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|--|
| Supplies         |                            |                                                                                                                                | <u>.</u>            |     |                     |      |  |
| V <sub>DD</sub>  | Supply voltage             |                                                                                                                                | 2.3                 | —   | 5.5                 | V    |  |
| I <sub>DD</sub>  | Supply current             | Operating mode; $V_{DD}$ = 5.5 V; no load;<br>V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> ; f <sub>SCL</sub> = 100 kHz | —                   | 350 | 550                 | μΑ   |  |
| I <sub>stb</sub> | Standby current            | Standby mode; $V_{DD} = 5.5 \text{ V}$ ; no load; $V_I = V_{DD} \text{ or } V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$                | —                   | 2.1 | 5.0                 | μΑ   |  |
| $\Delta I_{DD}$  | Additional standby current | Standby mode; $V_{DD}$ = 5.5 V; Every<br>LED I/O at $V_{IN}$ = 4.3 V; $f_{SCL}$ = 0 kHz                                        | —                   | _   | 2                   | mA   |  |
| V <sub>POR</sub> | Power-on reset voltage     | $V_{DD}$ = 3.3 V; no load; $V_{I}$ = $V_{DD}$ or $V_{SS}$                                                                      | —                   | 1.7 | 2.2                 | V    |  |
| Input SCL;       | input/output SDA           |                                                                                                                                |                     |     |                     | -    |  |
| VIL              | LOW level input voltage    |                                                                                                                                | -0.5                | _   | 0.3 V <sub>DD</sub> | V    |  |
| V <sub>IH</sub>  | HIGH level input voltage   |                                                                                                                                | 0.7 V <sub>DD</sub> | _   | 5.5                 | V    |  |
| I <sub>OL</sub>  | LOW level output current   | $V_{OL} = 0.4 V$                                                                                                               | 3                   | 6.5 |                     | mA   |  |
| ۱ <sub>L</sub>   | Leakage current            | $V_{I} = V_{DD} = V_{SS}$                                                                                                      | -1                  |     | +1                  | μΑ   |  |
| CI               | Input capacitance          | $V_{I} = V_{SS}$                                                                                                               | —                   | 4.4 | 5                   | pF   |  |
| I/Os             | •                          |                                                                                                                                |                     |     |                     | -    |  |
| VIL              | LOW level input voltage    |                                                                                                                                | -0.5                | —   | 0.8                 | V    |  |
| V <sub>IH</sub>  | HIGH level input voltage   |                                                                                                                                | 2.0                 | _   | 5.5                 | V    |  |
|                  |                            | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 2.3 V; Note 1                                                                       | 9                   | _   | _                   | mA   |  |
|                  | LOW level output current   | $V_{OL} = 0.4 \text{ V}; V_{DD} = 3.0 \text{ V}; \text{ Note 1}$                                                               | 12                  |     | —                   | mA   |  |
| I <sub>OL</sub>  |                            | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5.0 \text{ V}; \text{ Note 1}$                                                               | 15                  |     | _                   | mA   |  |
| IOL              |                            | $V_{OL}$ = 0.7 V; $V_{DD}$ = 2.3 V; Note 1                                                                                     | 15                  | _   |                     | mA   |  |
|                  |                            | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 3.0 V; Note 1                                                                       | 20                  | _   | —                   | mA   |  |
|                  |                            | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 5.0 V; Note 1                                                                       | 25                  | _   | —                   | mA   |  |
| ١L               | Input leakage current      | $V_{DD} = 3.6 \text{ V}; V_{I} = 0 \text{ or } V_{DD}$                                                                         | -1                  | _   | 1                   | μA   |  |
| CIO              | Input/output capacitance   |                                                                                                                                | —                   | 2.6 | 5                   | pF   |  |
| Select Inpu      | ts A0, A1, A2 / RESET      |                                                                                                                                |                     |     |                     |      |  |
| V <sub>IL</sub>  | LOW level input voltage    |                                                                                                                                | -0.5                |     | 0.8                 | V    |  |
| V <sub>IH</sub>  | HIGH level input voltage   |                                                                                                                                | 2.0                 | —   | 5.5                 | V    |  |
| ILI              | Input leakage current      |                                                                                                                                | -1                  | _   | 1                   | μΑ   |  |
| CI               | Input capacitance          | $V_{I} = V_{SS}$                                                                                                               | —                   | 2.3 | 5                   | pF   |  |

NOTES:

1. The total current sunk for all I/Os must be limited to 25 mA per I/O and 100 mA for each octal (LED0-LED7, LED8-LED15).

### PCA9532

Product data

### **AC SPECIFICATIONS**

| SYMBOL                  | PARAMETER                                                          | -   | D MODE I <sup>2</sup> C<br>US | FAST MO<br>I <sup>2</sup> C BL       | UNITS |     |  |
|-------------------------|--------------------------------------------------------------------|-----|-------------------------------|--------------------------------------|-------|-----|--|
|                         |                                                                    | MIN | MAX                           | MIN                                  | MAX   | 1   |  |
| f <sub>SCL</sub>        | Operating frequency                                                | 0   | 100                           | 0                                    | 400   | kHz |  |
| t <sub>BUF</sub>        | Bus free time between STOP and START conditions                    | 4.7 | —                             | 1.3                                  | _     | μs  |  |
| thd;sta                 | Hold time after (repeated) START condition                         | 4.0 | —                             | 0.6                                  | _     | μs  |  |
| t <sub>SU;STA</sub>     | Repeated START condition setup time                                | 4.7 | —                             | 0.6                                  | _     | μs  |  |
| t <sub>SU;STO</sub>     | Setup time for STOP condition                                      | 4.0 | —                             | 0.6                                  | _     | μs  |  |
| t <sub>HD;DAT</sub>     | Data in hold time                                                  | 0   | —                             | 0                                    | _     | ns  |  |
| t <sub>VD;ACK</sub>     | Valid time for ACK condition <sup>2</sup>                          |     | 600                           | _                                    | 600   | ns  |  |
| t <sub>VD;DAT</sub> (L) | Data out valid time <sup>3</sup>                                   |     | 600                           | _                                    | 600   | ns  |  |
| t <sub>VD;DAT</sub> (H) | Data out valid time <sup>3</sup>                                   |     | 1500                          | _                                    | 600   | ns  |  |
| t <sub>SU;DAT</sub>     | Data setup time                                                    | 250 | —                             | 100                                  | _     | ns  |  |
| t <sub>LOW</sub>        | Clock LOW period                                                   | 4.7 | —                             | 1.3                                  | _     | μs  |  |
| t <sub>HIGH</sub>       | Clock HIGH period                                                  | 4.0 | —                             | 0.6                                  | _     | μs  |  |
| t <sub>F</sub>          | Clock/Data fall time                                               |     | 300                           | 20 + 0.1 C <sub>b</sub> <sup>1</sup> | 300   | ns  |  |
| t <sub>R</sub>          | Clock/Data rise time                                               |     | 1000                          | 20 + 0.1 C <sub>b</sub> <sup>1</sup> | 300   | ns  |  |
| t <sub>SP</sub>         | Pulse width of spikes that must be suppressed by the input filters | —   | 50                            | —                                    | 50    | ns  |  |
| Port Timing             | ·                                                                  |     |                               | -                                    |       |     |  |
| t <sub>PV</sub>         | Output data valid                                                  | —   | 200                           | —                                    | 200   | ns  |  |
| t <sub>PS</sub>         | Input data setup time                                              | 100 | —                             | 100                                  |       | ns  |  |
| t <sub>PH</sub>         | Input data hold time                                               | 1   | —                             | 1                                    | _     | μs  |  |
| Reset                   |                                                                    |     |                               |                                      |       |     |  |
| t <sub>W</sub>          | Reset pulse width                                                  | 10  | —                             | 10                                   |       | ns  |  |
| t <sub>REC</sub>        | Reset recovery time                                                | 0   | —                             | 0                                    | _     | ns  |  |
| t <sub>RESET</sub> 4,5  | Time to reset                                                      | 400 |                               | 400                                  | _     | ns  |  |

NOTES:

NOTES:
 C<sub>b</sub> = total capacitance of one bus line in pF.
 t<sub>VD;ACK</sub> = time for Acknowledgement signal from SCL low to SDA (out) low.
 t<sub>VD;DAT</sub> = minimum time for SDA data out to be valid following SCL low.
 Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.
 Upon reset, the full delay will be the sum of t<sub>RESET</sub> and the RC time constant of the SDA bus.



Figure 16. Typical frequency variation over process at  $V_{DD}$  = 2.3 V to 3.0 V



Figure 17. Typical frequency variation over process at  $V_{DD}$  = 3.0 V to 5.5 V



Figure 18. Definition of RESET timing



Figure 19. Definition of timing







# HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals;

PCA9532

Product data

PCA9532

### **REVISION HISTORY**

| Rev | Date     | Description                                                            |
|-----|----------|------------------------------------------------------------------------|
| _1  | 20030226 | Product data (9397 750 10874); ECN 853-2398 29297 of 12 December 2002. |

PCA9532

### 16-bit I<sup>2</sup>C LED dimmer

Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| 111   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes - Philips Semiconductors reserves the right to make changes in the products-including circuits, standard cells, and/or software-described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit http://www.semiconductors.philips.com.

Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. Document order number:

Date of release: 02-03

© Koninklijke Philips Electronics N.V. 2003

All rights reserved. Printed in U.S.A.

9397 750 10874

Let's make things better.



